Login

ARM Cortex-R5 Hardware Design

ARM Training Course

Details on this training course are provided below. Please contact Support for information about booking any of ARM's training courses.



Summary:

This course is designed for hardware engineers designing systems based around the ARM Cortex-R5 processor core. Including an introduction to the ARM product range and supporting IP, the course covers the ARM core range, programmer's model, instruction set architecture and AMBA on-chip bus architecture. The Cortex-R5 debug architecture is also covered. The course includes a number of worked examples to reinforce the lecture material.

Prerequisites:

  • Some knowledge of embedded systems
  • Familiarity with digital logic and hardware/ASIC design issues
  • A basic awareness of ARM is useful but not essential

Audience:

Hardware design engineers who need to understand the issues involved when designing SoC's around the ARM Cortex-R5 processor core.

Length:

4 days

Modules:

  • Architecture ARMv7-A/R Overview
  • ARMv7-A/R Applications Level Programmers Model
  • ARMv7-A/R System Level Programmers Model
  • ARMv7-A/R Memory Model
  • ARMv7-R Protected Memory System Architecture
  • ARMv7-A/R Exceptions
  • Micro-Architecture: Pipelines
  • Micro-Architecture: Memory
  • AXI Protocol
  • Cortex-R5 Overview
  • Cortex-R5 Processor Core
  • Cortex-R5 L1 Sub-Systems
  • Cortex-R5 L2 Interfaces
  • Cortex-R5 Error Handling Schemes
  • Cortex-R5 Clocks, Resets & Power Management
  • Cortex-R5 Implementation
  • Cortex-R5 Initialization
  • Cortex-R5 Interrupts
  • Cortex R5 and Vectored Interrupt Controller - PL192 (Optional)
  • Introduction to CoreSight
  • Cortex-R5 Invasive Debug
  • Cortex-R5 Non-invasive Debug
  • Cortex-R5 Integration
  • Level 2 Cache Controller – L2C-310
  • Generic Interrupt Controller - PL390
  • AHB Protocol
  • AXI Interconnection Architectures
  • NIC301

Download PDF Version

[ Go back to Training Course list ]