CoreLink DMC-520 Dynamic Memory Controller
Optimized and efficient access to the DRAM is critical to the performance of any Enterprise SoC. As the number of processing elements on a chip increases so, the demand for data increases. As the DRAM technology has evolved to DDR4, the frequency of operation rises, but also the complexity of making best use of the DRAM increases. Managing the differing demands of multiple processing elements while trying to make optimum use of DRAM is the challenge faced by a Dynamic Memory Controller.
The CoreLink DMC-520 is ARM's fifth generation of Memory Controller. CoreLink DMC-520 has been designed to meet the needs of an Enterprise system based around a Cache Coherent Network product from ARM. CoreLink DMC-520 is a key part of ARM's End-to-End Quality of Service (QoS) scheme that includes features distributed across both Interconnect and Memory Controllers.
The CoreLink DMC-520 has an advanced QoS based scheduling and arbitration algorithm. QoS values defined by the system are used to re-order transitions to be sent to memory. The DMC arbitration uses bank and row status to aggressively re-order transactions to optimize both bank parallelism and in row hits.
The CoreLink DMC-520 has been specified, designed and validated in conjunction with ARM's CoreLink 500 System IP.



