Important information

This site uses cookies to store information on your computer. By continuing to use our site, you consent to our cookies.

ARM websites use two types of cookie: (1) those that enable the site to function and perform as required; and (2) analytical cookies which anonymously track visitors only while using the site. If you are not happy with this use of these cookies please review our Privacy Policy to learn how they can be disabled. By disabling cookies some features of the site will not work.

Calibre® RVE™ by Mentor Graphics Corporation



Back End Design

Product Description

Calibre® RVE™ by Mentor Graphics Corporation

Product Description

Debugging the error results of physical and circuit verification is costly, both in time and resources. Calibre RVE provides fast, flexible, easy-to-use graphical debugging capabilities that minimize your turnaround time and get you to “tapeout-clean” on schedule. Better yet, Calibre RVE easily integrates into all popular layout environments, so no matter which design environment you use, Calibre RVE provides the debugging technology you need for fast, accurate error resolution.

Product Features

  • Seamless automated integration with popular design environments preserves the investment in EDA tools
  • Quick, intuitive debugging in cell/block and full-chip designs reduce debug time and iterations
  • Flexible, customizable interface allows quick, easy selection and sorting of results.
  • Cross probe results between layout, schematic, source netlist, layout netlist and Calibre LVS result files.
  • View all parasitics generated by Calibre xRC™ in the Parasitic Browsing window to see extracted values.
  • Locates and visualizes DFM recommended rules, working with Calibre DFM tools
  • Automated short isolation debugging makes even the most complex power ground short simple to fix.
  • Mark Calibre DRC™ errors as fixed or waived for subsequent runs.
  • Fast and intuitive hierarchical SPICE browser for source and layout netlists.

Calibre® RVE™

Market Segment(s)

  • Embedded
  • Enterprise
  • Home
  • Mobile
  • Mobile Computing

Target Platform(s)

  • Linux

Physical IP

  • DDR I/O (DDRI/II)
  • General Purpose I/O (Inline / Staggered)
  • Register File Memory Compilers
  • Specialty I/O (HSTL, SSTL)
  • SRAM Memory Compilers
  • Standard Cell Libraries
 
ARM Connected